# Advance Information

# 5.2 A H-Bridge with Load Current **Feedback**

The 33887 is a monolithic H-Bridge Power IC with a load current feedback feature making it ideal for closed-loop DC motor control. The IC incorporates internal control logic, charge pump, gate drive, and low R<sub>DS(ON)</sub> MOSFET output circuitry. The 33887 is able to control inductive loads with continuous DC load currents up to 5.2 A, and with peak-current active-limiting between 5.2 A and 7.8 A. Output loads can be pulse width modulated (PWM-ed) at frequencies up to 10 kHz. The load current feedback feature provides a proportional (1/375th of the load current) constant-current output suitable for monitoring by a microcontroller's A/D input. This feature facilitates the design of closed-loop torque control.

A Fault Status output reports undervoltage, overcurrent, and overtemperature conditions. Two independent inputs provide polarity control of two half-bridge totem-pole outputs. Two disable inputs force the H-Bridge outputs to tristate (exhibiting high impedance).

The 33887 is parametrically specified over a temperature range of -40°C ≤  $T_A \le 125^{\circ}C$  and a voltage range of 5.0 V  $\le V_{PWR} \le 28$  V. The IC can also be operated for short periods of time at 150°C and up to 36 V with derating of the specifications.

### **Features**

- 5.0 V to 28 V Continuous Operation
- 120 m $\Omega$  R<sub>DS(ON)</sub> H-Bridge MOSFETs
- TTL/CMOS Compatible Inputs
- PWM Frequencies up to 10 kHz
- Automatic Overcurrent Limiting via Internal Constant-Off-Time PWM
- Output Short Circuit Protection with Shutdown
- Temperature-Dependant Current-Limit-Threshold Reduction
- Undervoltage Shutdown
- Fault Status Reporting
- Sleep Mode with Current Draw ≤50 µA

# 33887

## 5.2 A H-BRIDGE WITH LOAD **CURRENT FEEDBACK**



### **ORDERING INFORMATION**

| Device        | Temperature<br>Range (T <sub>A</sub> ) | Package     |
|---------------|----------------------------------------|-------------|
| MC33887DH/R2  | -40 to 125°C                           | 20 HSOP     |
| MC33887DWB/R2 | -40 to 125°C                           | 54 SOICW-EP |



This document contains certain information on a new product. Specifications and information herein are subject to change without notice.







Figure 1. 33887 Internal Block Diagram



### **HSOP PIN FUNCTION DESCRIPTION**

| Pin     | Pin Name         | Description                                                                                                                                   |
|---------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | AGND             | Low current Analog signal ground.                                                                                                             |
| 2       | FS               | Open drain active LOW Fault Status output requiring a pull-up resistor to 5.0 V.                                                              |
| 3       | IN1              | Logic input control of OUT1 (i.e., IN1 logic HIGH = OUT1 HIGH).                                                                               |
| 4-5, 16 | V <sub>PWR</sub> | Positive power source connection.                                                                                                             |
| 6–7     | OUT1             | H-Bridge output 1.                                                                                                                            |
| 8       | FB               | Current sensing feedback output providing ground referenced 1/375th (0.00266) of H-Bridge high-side output current.                           |
| 9–12    | PGND             | Device high current power ground.                                                                                                             |
| 13      | D2               | Active LOW input used to simultaneously tristate disable both H-Bridge outputs. When $\overline{D2}$ is Logic LOW, both outputs are tristate. |
| 14–15   | OUT2             | H-Bridge output 2.                                                                                                                            |
| 17      | C <sub>CP</sub>  | External reservoir capacitor connection for internal Charge Pump.                                                                             |
| 18      | D1               | Active HIGH input used to simultaneously tristate disable both H-Bridge outputs. When D1 is Logic HIGH, both outputs are tristate.            |
| 19      | IN2              | Logic input control of OUT2 (i.e., IN2 logic HIGH = OUT2 HIGH).                                                                               |
| 20      | EN               | Logic input Enable control of device (i.e., EN logic High = Full Operation, EN logic LOW = Sleep Mode).                                       |



### SOICW-EP PIN FUNCTION DESCRIPTION

| Pin                                                  | Pin Name         | Description                                                                                                                                   |
|------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 1–4, 51–54                                           | PGND             | Device high current power ground.                                                                                                             |
| 5-7, 9, 14, 19-22,<br>27-29, 33-36,<br>41, 46, 48-50 | NC               | No internal connection to this pin.                                                                                                           |
| 8                                                    | D2               | Active LOW input used to simultaneously tristate disable both H-Bridge outputs. When $\overline{D2}$ is Logic LOW, both outputs are tristate. |
| 10–13                                                | OUT2             | H-Bridge output 2.                                                                                                                            |
| 15-18, 37-40                                         | V <sub>PWR</sub> | Positive power source connection.                                                                                                             |
| 23                                                   | C <sub>CP</sub>  | External reservoir capacitor connection for internal Charge Pump.                                                                             |
| 24                                                   | D1               | Active HIGH input used to simultaneously tristate disable both H-Bridge outputs. When D1 is Logic HIGH, both outputs are tristate.            |
| 25                                                   | IN2              | Logic input control of OUT2 (i.e., IN2 logic HIGH = OUT2 HIGH).                                                                               |
| 26                                                   | EN               | Logic input Enable control of device (i.e., EN logic HIGH = Full Operation, EN logic LOW = Sleep Mode).                                       |
| 30                                                   | AGND             | Low current Analog signal ground.                                                                                                             |
| 31                                                   | FS               | Open drain active LOW Fault Status output requiring a pull-up resistor to 5.0 V.                                                              |
| 32                                                   | IN1              | Logic input control of OUT1 (i.e., IN1 logic HIGH = OUT1 HIGH).                                                                               |
| 42–45                                                | OUT1             | H-Bridge output 1.                                                                                                                            |
| 47                                                   | FB               | Current feedback output providing ground referenced 1/375th ratio of H-Bridge high-side output current.                                       |

### **MAXIMUM RATINGS**

All voltages are with respect to ground unless otherwise noted.

| Rating                                                                                        | Symbol                 | Value      | Unit |
|-----------------------------------------------------------------------------------------------|------------------------|------------|------|
| Power Supply Voltage                                                                          |                        |            | V    |
| Normal Operation (Steady-State)                                                               | V <sub>PWR(SS)</sub>   | 28         |      |
| Transient (Note 1)                                                                            | $V_{PWR(t)}$           | 30 to 40   |      |
| Input Voltage (Note 2)                                                                        | V <sub>IN</sub>        | 7.0        | V    |
| FS Status Output (Note 3)                                                                     | V <sub>FS</sub>        | 7.0        | V    |
| Continuous Output Current (Note 4)                                                            | I <sub>OUT(CONT)</sub> | 6.0        | А    |
| HSOP ESD Voltage                                                                              |                        |            | V    |
| Human Body Model (Note 5)                                                                     | .,                     |            |      |
| Each Pin to AGND                                                                              | V <sub>ESD1</sub>      | ±1000      |      |
| Each Pin to PGND                                                                              | V <sub>ESD1</sub>      | ±1500      |      |
| Each Pin to V <sub>PWR</sub>                                                                  | V <sub>ESD1</sub>      | ±2000      |      |
| Each I/O to All Other I/Os                                                                    | V <sub>ESD1</sub>      | ±2000      |      |
| Machine Model (Note 6)                                                                        | V <sub>ESD2</sub>      | ±200       |      |
| SOICW-EP ESD Voltage                                                                          |                        |            | V    |
| Human Body Model (Note 5)                                                                     | V <sub>ESD1</sub>      | ±1600      |      |
| Machine Model (Note 6)                                                                        | V <sub>ESD2</sub>      | ±200       |      |
| Storage Temperature                                                                           | T <sub>STG</sub>       | -65 to 150 | °C   |
| Ambient Temperature (Note 7)                                                                  | T <sub>A</sub>         | -40 to 125 | °C   |
| Operating Junction Temperature                                                                | T <sub>J</sub>         | -40 to 150 | °C   |
| Lead Soldering Temperature (Note 8)                                                           | T <sub>SOLDER</sub>    |            | °C   |
| HSOP                                                                                          |                        | 220        |      |
| SOICW-EP                                                                                      |                        | 240        |      |
| Approximate Junction-to-Board Thermal Resistance (and package dissipation) (Note 7), (Note 9) | R <sub>θJ-B</sub>      |            | °C/W |
| HSOP (6.0 W)                                                                                  |                        | ~5.0       |      |
| SOICW-EP (2.0 W)                                                                              |                        | ~8.0       |      |

- 1. Device will survive the transient overvoltage indicated for a maximum duration of 500 ms.
- 2. Exceeding the input voltage on IN1, IN2, EN, D1, or  $\overline{D2}$  may cause a malfunction or permanent damage to the device.
- 3. Exceeding the pull-up resistor voltage on the open Drain FS pin may cause permanent damage to the device.
- 4. Continuous output current capability so long as junction temperature is ≤ 150°C.
- 5. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ).
- 6. ESD2 testing is performed in accordance with the Machine Model ( $C_{ZAP}$  = 200 pF,  $R_{ZAP}$  = 0  $\Omega$ ).
- 7. The limiting factor is junction temperature, taking into account the power dissipation, thermal resistance, and heat sinking.
- 8. Lead soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- Exposed heat sink pad plus the power and ground terminals comprise the main heat conduction paths. The actual R<sub>θJ-B</sub> (junction-to-PC board) values will vary depending on solder thickness and composition and copper trace.

### STATIC ELECTRICAL CHARACTERISTICS

 $Characteristics \ noted \ under \ conditions \ 5.0 \ V \leq V_{PWR} \leq 28 \ V \ and \ -40^{\circ}C \leq T_{A} \leq 125^{\circ}C, \ unless \ otherwise \ noted. \ Typical \ values \ noted$ reflect the approximate parameter mean at  $T_A$  = 25°C under nominal conditions, unless otherwise noted.

| Characteristic                                                                         | Symbol                                                                          | Min                | Тур              | Max              | Unit         |
|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------|------------------|------------------|--------------|
| POWER SUPPLY                                                                           | •                                                                               |                    |                  | -1               | -            |
| Operating Voltage Range (Note 10) Steady-State Transient (t < 500 ms) (Note 11)        | V <sub>PWR</sub> (ss)<br>V <sub>PWR(t)</sub>                                    | 5.0<br>-           | _<br>_           | 28<br>40         | V            |
| Sleep State Supply Current (Note 12) $V_{EN} = 0 \text{ V, I}_{OUT} = 0 \text{ A}$     | I <sub>PWR(sleep)</sub>                                                         | -                  | 25               | 50               | μА           |
| Standby Supply Current<br>I <sub>OUT</sub> = 0 A, V <sub>EN</sub> = 5.0 V              | l <sub>PWR(standby)</sub>                                                       | _                  | _                | 20               | mA           |
| Threshold Supply Voltage Switch-OFF Switch-ON Hysteresis                               | V <sub>PWR</sub> (thres-OFF) V <sub>PWR</sub> (thres-ON) V <sub>PWR</sub> (hys) | 4.15<br>4.5<br>150 | 4.4<br>4.75<br>– | 4.65<br>5.0<br>– | V<br>V<br>mV |
| CHARGE PUMP                                                                            |                                                                                 | ı                  | ı                | T                |              |
| Charge Pump Voltage  V <sub>PWR</sub> = 4.15 V  V <sub>PWR</sub> < 40 V                | V <sub>CP</sub> -V <sub>PWR</sub>                                               | 3.35<br>–          | -<br>-           | -<br>20          | V            |
| CONTROL INPUTS                                                                         |                                                                                 | l                  |                  | 1                | 1            |
| Input Voltage (IN1, IN2, D1, \overline{D2})  Threshold HIGH  Threshold LOW  Hysteresis | V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>HYS</sub>                          | 3.5<br>-<br>0.7    | -<br>-<br>1.0    | -<br>1.4<br>-    | V            |
| Input Current (IN1, IN2, D1)<br>V <sub>IN</sub> - 0.0 V                                | I <sub>IN</sub>                                                                 | -200               | -80              | _                | μА           |
| Input Current ( $\overline{D2}$ , EN)<br>V $_{\overline{D2}}$ = 5.0 V                  | I <sub>D2</sub>                                                                 | _                  | 25               | 100              | μА           |

<sup>10.</sup> Development specifications are characterized over the range of 5.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  28 V. Operation above 28 V may degrade device reliability.

<sup>11.</sup> Device will survive the transient overvoltage indicated for a maximum duration of 500 ms.

I<sub>PWR(sleep)</sub> is with sleep mode function Enabled.

### STATIC ELECTRICAL CHARACTERISTICS (continued)

Characteristics noted under conditions 5.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  28 V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at  $T_A = 25^{\circ}C$  under nominal conditions, unless otherwise noted.

| Characteristic                                                                                  | Symbol                 | Min | Тур | Max | Unit |
|-------------------------------------------------------------------------------------------------|------------------------|-----|-----|-----|------|
| POWER OUTPUTS (OUT1, OUT2)                                                                      |                        |     |     |     |      |
| Output-ON Resistance (Note 13)                                                                  | R <sub>OUT</sub>       |     |     |     | mΩ   |
| $5.0 \text{ V} \le \text{V}_{PWR} \le 28 \text{ V}, \text{ T}_{\text{J}} = 25^{\circ}\text{C}$  |                        | _   | 120 | _   |      |
| $8.0 \text{ V} \le \text{V}_{PWR} \le 28 \text{ V}, \text{ T}_{\text{J}} = 150^{\circ}\text{C}$ |                        | _   | _   | 225 |      |
| $5.0 \text{ V} \leq \text{V}_{PWR} \leq 8.0 \text{ V}, \text{T}_{J} = 150^{\circ}\text{C}$      |                        | _   | _   | 300 |      |
| Output Latch-OFF Current                                                                        | I <sub>LATCH-OFF</sub> | 5.2 | 6.5 | 7.8 | А    |
| High-Side Overcurrent Detection                                                                 | I <sub>OCD(H)</sub>    | 11  | _   | _   | Α    |
| Low-Side Overcurrent Detection                                                                  | I <sub>OCD(L)</sub>    | 8.0 | _   | _   | Α    |
| Leakage Current (Note 14)                                                                       | I <sub>OUT(leak)</sub> |     |     |     | μA   |
| $V_{OUT} = V_{PWR}$                                                                             | , ,                    | _   | 100 | 200 |      |
| V <sub>OUT</sub> = GND                                                                          |                        | _   | 30  | 60  |      |
| Free-Wheeling Diode Forward Voltage Drop                                                        | V <sub>F</sub>         |     |     |     | V    |
| I <sub>OUT</sub> = 3.0 A                                                                        |                        | _   | _   | 2.0 |      |
| Switch-OFF                                                                                      |                        |     |     |     | °C   |
| Thermal Shutdown                                                                                | T <sub>LIM</sub>       | 175 | _   | _   |      |
| Hysteresis                                                                                      | T <sub>HYS</sub>       | 10  | _   | 30  |      |

<sup>13.</sup> Output-ON resistance as measured from output to  $\ensuremath{V_{PWR}}$  and GND.

<sup>14.</sup> Outputs switched OFF with D1 or  $\overline{D2}$ .

### STATIC ELECTRICAL CHARACTERISTICS (continued)

 $Characteristics \ noted \ under \ conditions \ 5.0 \ V \leq V_{PWR} \leq 28 \ V \ and \ -40^{\circ}C \leq T_{A} \leq 125^{\circ}C, \ unless \ otherwise \ noted. \ Typical \ values \ noted$ reflect the approximate parameter mean at  $T_A = 25^{\circ}C$  under nominal conditions, unless otherwise noted.

| Characteristic                         | Symbol                 | Min  | Тур  | Max  | Unit |
|----------------------------------------|------------------------|------|------|------|------|
| HIGH-SIDE CURRENT SENSE FEEDBACK       | <u> </u>               |      |      |      |      |
| Feedback Current                       | I <sub>FB</sub>        |      |      |      |      |
| I <sub>OUT</sub> = 0 mA                |                        | _    | _    | 600  | μΑ   |
| I <sub>OUT</sub> = 500 mA              |                        | 1.07 | 1.33 | 1.60 | mA   |
| I <sub>OUT</sub> = 1.5 A               |                        | 3.6  | 4.0  | 4.4  | mA   |
| I <sub>OUT</sub> = 3.0 A               |                        | 7.2  | 8.0  | 8.8  | mA   |
| I <sub>OUT</sub> = 6.0 A               |                        | 14.4 | 16   | 17.6 | mA   |
| FAULT STATUS (Note 15)                 |                        |      |      |      |      |
| Fault Status Leakage Current (Note 16) | I <del>FS</del> (leak) |      |      |      | μA   |
| V <sub>FS</sub> = 5.0 V                | 3,733,                 | -    | _    | 10   |      |
| Fault Status SET Voltage (Note 17)     | V <sub>FS(LOW)</sub>   |      |      |      | V    |
| I <sub>FS</sub> = 300 μA               | (==11)                 | _    | _    | 1.0  |      |

- 15. Fault Status output is an open Drain output requiring a pull-up resistor to 5.0 V.
- 16. Fault Status Leakage Current is measured with Fault Status HIGH and not SET.
- 17. Fault Status Set Voltage is measured with Fault Status LOW and SET with  $I_{\overline{FS}}$  = 300  $\mu$ A.

### **DYNAMIC ELECTRICAL CHARACTERISTICS**

Characteristics noted under conditions 5.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  28 V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  125°C, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted.

| Characteristic                                                                        | Symbol                          | Min | Тур  | Max | Unit |
|---------------------------------------------------------------------------------------|---------------------------------|-----|------|-----|------|
| TIMING CHARACTERISTICS                                                                | ·                               |     |      |     |      |
| PWM Frequency (Note 18)                                                               | f <sub>PWM</sub>                | -   | 10   | _   | kHz  |
| Maximum Switching Frequency During Current Limit (Note 19)                            | f <sub>MAX</sub>                | -   | -    | 20  | kHz  |
| Output ON Delay (Note 20) $V_{PWR} = 14 \text{ V}$                                    | t <sub>d(ON)</sub>              | _   | -    | 18  | μs   |
| Output OFF Delay (Note 20) V <sub>PWR</sub> = 14 V                                    | t <sub>d(OFF)</sub>             | -   | _    | 18  | μs   |
| Output Latch-OFF Time                                                                 | t <sub>a</sub>                  | 15  | 20.5 | 26  | μs   |
| Output Blanking Time                                                                  | t <sub>b</sub>                  | 12  | 16.5 | 21  | μs   |
| Output Rise and Fall Time (Note 21) $V_{PWR} = 14 \text{ V, I}_{OUT} = 3.0 \text{ A}$ | t <sub>f</sub> , t <sub>r</sub> | 2.0 | 5.0  | 8.0 | μs   |
| Overcurrent/Overtemperature Turn-OFF Time (Note 22)                                   | t <sub>FAULT</sub>              | -   | 4.0  | _   | μs   |
| Disable Delay Time (Note 23)                                                          | t <sub>d</sub> (disable)        | -   | -    | 8.0 | μs   |
| Power-ON Delay Time (Note 24)                                                         | t <sub>pod</sub>                | -   | 1.0  | 5.0 | ms   |
| Wake-Up Delay Time (Note 24)                                                          | t <sub>wud</sub>                | -   | 1.0  | 5.0 | ms   |
| Free-Wheeling Diode Reverse Recovery Time (Note 25)                                   | t <sub>rr</sub>                 | 100 | -    | _   | ns   |

- 18. The outputs can be PWM controlled from an external source. This is typically done by holding one input high while applying a PWM pulse train to the other input. The maximum PWM frequency obtainable is a compromise between switching losses and switching frequency. Refer to Typical Switching Waveforms, Figures 8 through 15.
- 19. The Maximum Switching Frequency during Current Limit is internally implemented. The internal control produces a constant OFF-time PWM of the output. The output load characteristics affect the switching frequency.
- Output Delay is the time duration from the midpoint of the IN1 or IN2 input signal to the 10% or 90% point (dependent on the transition direction) of the OUT1 or OUT2 signal. If the output is transitioning HIGH-to-LOW, the delay is from the midpoint of the input signal to the 90% point of the output response signal. If the output is transitioning LOW-to-HIGH, the delay is from the midpoint of the input signal to the 10% point of the output response signal. See Figure 3.
- 21. Rise Time is from the 10% to the 90% level and Fall Time is from the 90% to the 10% level of the output signal. See Figure 4.
- 22. Increasing output currents will become limited at 6.5 A. Hard shorts will breach the 6.5 A limit, forcing the output into an immediate tristate latch-OFF. See Figures 6 and 7. Output current limiting will cause junction temperatures to rise. A junction temperature above 160°C will cause the output current limit to progressively "fold-back", or decrease, to 2.5 A typical at 175°C where thermal latch-OFF will occur. See Figure 5.
- 23. Disable Delay Time is the time duration from the midpoint of the D (disable) input signal to 10% of the output tristate response. See Figure 3.
- 24. Parameter has been characterized but not production tested.
- 25. Parameter is guaranteed by design but not production tested.

# **Timing Diagrams**



Figure 2. Output Delay Time



Figure 3. Disable Delay Time



Figure 4. Output Switching Time



Figure 5. Output Current Limiting Versus Temperature (Typical)



Figure 6. Output Load Current Limiting Versus Time



Figure 7. PWM Current Limiting Detail

# Electrical Performance Curves Typical Switching Waveforms

**Important** For all plots, the following applies:

- · Ch2=2.0 A per division
- $L_{LOAD}$ =533  $\mu H$  @ 1.0 kHz
- L<sub>LOAD</sub>=530 μH @ 10.0 kHz
- R<sub>LOAD</sub>=4.0 Ω



Figure 8. Output Voltage and Output Current vs. Input Voltage at V<sub>PWR</sub>=24 V, PMW Frequency of 1.0 kHz, and Duty Cycle of 10%



Figure 9. Output Voltage and Output Current vs. Input Voltage at V<sub>PWR</sub>=24 V, PMW Frequency of 1.0 kHz, and Duty Cycle of 50%



Figure 10. Output Voltage and Output Current vs. Input Voltage at V<sub>PWR</sub>=34 V, PMW Frequency of 1.0 kHz, and Duty Cycle of 90%, Showing Device in Current Limiting Mode



Figure 11. Output Voltage and Output Current vs. Input Voltage at V<sub>PWR</sub>=22 V, PMW Frequency of 1.0 kHz, and Duty Cycle of 90%



Figure 12. Output Voltage and Output Current vs. Input Voltage at V<sub>PWR</sub>=24 V, PMW Frequency of 10 kHz, and Duty Cycle of 50%



Figure 13. Output Voltage and Output Current vs. Input Voltage at V<sub>PWR</sub>=24 V, PMW Frequency of 10 kHz, and Duty Cycle of 90%



Figure 14. Output Voltage and Output Current vs. Input Voltage at V<sub>PWR</sub>=12 V, PMW Frequency of 20 kHz, and Duty Cycle of 50% for a Purely Resistive Load



Figure 15. Output Voltage and Output Current vs. Input Voltage at V<sub>PWR</sub>=12 V, PMW Frequency of 20 kHz, and Duty Cycle of 90% for a Purely Resistive Load

### Table 1. Truth Table

The tristate conditions and the fault status are reset using D1 or  $\overline{D2}$ . The truth table uses the following notations: L = Low, H = High, X = High or Low, and Z = High impedance (all output power transistors are switched off).

|                           |    | Input Conditions |    |     |     | Input Conditions |      | Status | Outputs |  |
|---------------------------|----|------------------|----|-----|-----|------------------|------|--------|---------|--|
| Device State              | EN | D1               | D2 | IN1 | IN2 | FS               | OUT1 | OUT2   |         |  |
| Forward                   | Н  | L                | Н  | Н   | L   | Н                | Н    | L      |         |  |
| Reverse                   | Н  | L                | Н  | L   | Н   | Н                | L    | Н      |         |  |
| Free Wheeling Low         | Н  | L                | Н  | L   | L   | Н                | L    | L      |         |  |
| Free Wheeling High        | Н  | L                | Н  | Н   | Н   | Н                | Н    | Н      |         |  |
| Disable 1 (D1)            | Н  | Н                | Х  | Х   | Х   | L                | Z    | Z      |         |  |
| Disable 2 (D2)            | Н  | Х                | L  | Х   | Х   | L                | Z    | Z      |         |  |
| IN1 Disconnected          | Н  | L                | Н  | Z   | Х   | Н                | Н    | Х      |         |  |
| IN2 Disconnected          | Н  | L                | Н  | Х   | Z   | Н                | Х    | Н      |         |  |
| D1 Disconnected           | Н  | Z                | Х  | Х   | Х   | L                | Z    | Z      |         |  |
| D2 Disconnected           | Н  | Х                | Z  | Х   | Х   | L                | Z    | Z      |         |  |
| Undervoltage (Note 26)    | Н  | Х                | Х  | Х   | Х   | L                | Z    | Z      |         |  |
| Overtemperature (Note 27) | Н  | Х                | Х  | Х   | Х   | L                | Z    | Z      |         |  |
| Overcurrent (Note 27)     | Н  | Х                | Х  | Х   | Х   | L                | Z    | Z      |         |  |
| Sleep Mode EN             | L  | Х                | Х  | Х   | Х   | Н                | Z    | Z      |         |  |
| EN Disconnected           | Z  | Х                | Х  | Х   | Х   | Н                | Z    | Z      |         |  |

In the case of an undervoltage condition, the outputs tristate and the fault status is SET logic LOW. Upon undervoltage recovery, fault status is reset automatically or automatically cleared and the outputs are restored to their original operating condition.

When an overcurrent or overtemperature condition is detected, the power outputs are tristate latched-OFF independent of the input signals and the fault status flag is SET logic LOW.

### SYSTEM/APPLICATION INFORMATION

### INTRODUCTION

Numerous protection and operational features (speed, torque, direction, dynamic breaking, PWM control, and closed-loop control), in addition to the 5.2 A rms output current capability, make the 33887 a very attractive, cost-effective solution for controlling a broad range of small DC motors. In addition, a pair of 33887 devices can be used to control bipolar stepper motors. The 33887 can also be used to excite transformer primary windings with a switched square wave to produce secondary winding AC currents.

As shown in Figure 1, Internal Block Diagram, the 33887 is a fully protected monolithic H-Bridge with Enable, Fault Status reporting, and High-Side current sense feedback to accommodate closed-loop PWM control. For a DC motor to run, the input conditions need be as follows: Enable input logic HIGH, D1 input logic LOW,  $\overline{D2}$  input logic HIGH,  $\overline{FS}$  flag cleared (logic HIGH), one IN logic LOW and the other IN logic HIGH (to define output polarity). The 33887 can execute Dynamic Breaking by simultaneously turning on either both High-Side MOSFETs or both Low-Side MOSFETs in the output H-Bridge; e.g., IN1 and IN2 logic HIGH or IN1 and IN2 logic LOW.

The 33887 outputs are capable of providing a continuous DC load current of 5.2 A from a 28 V  $V_{PWR}$  source. An internal charge pump supports PWM frequencies to 10 kHz. An external pull-up resistor is required at the  $\overline{FS}$  pin for fault status reporting. The 33887 has an analog feedback (current mirror) output pin (the FB pin) that provides a constant-current source ratioed to the active high-side MOSFET. This can be used to provide "real

time" monitoring of output current to facilitate closed-loop operation for motor speed/torque control.

Two independent inputs (IN1 and IN2) provide control of the two totem-pole half-bridge outputs. Two disable inputs (D1 and  $\overline{\text{D2}}$ ) provide the means to force the H-Bridge outputs to a high impedance state (all H-Bridge switches OFF). An EN pin controls an enable function that allows the 33887 to be placed in a power-conserving sleep mode.

The 33887 has Undervoltage Shutdown with automatic recovery, Output Current Limiting, Output Short-Circuit Latch-OFF, and Overtemperature Latch-OFF. An Undervoltage Shutdown, Output Short-Circuit Latch-OFF, or Overtemperature Latch-OFF fault condition will cause the outputs to turn OFF (i.e., become high impedance or tristated) and the fault output flag to be set LOW. Either of the Disable inputs or  $V_{\text{PWR}}$  must be "toggled" to clear the fault flag.

Current limiting is accomplished by a constant-off-time PWM method employing current limit threshold triggering. The current limiting scheme is unique in that it incorporates a junction-temperature dependent current-limit threshold. This means the current limit threshold is "ramped down" as the junction temperature increases above 160°C, until at 175°C the output current will have been decreased to about 2.5 A. Above 175°C, the Overtemperature Shutdown (Latch-OFF) occurs. This combination of features allows the device to remain in operation for a longer period of time with unexpected loads, while still retaining adequate protection for both the device and the load.

### **FUNCTIONAL PIN DESCRIPTION**

### **PGND** and AGND

Power and analog ground pins. The power and analog ground pins should be connected together with a very low impedance connection.

### $V_{PWR}$

 $V_{PWR}$  pins are the power supply inputs to the device. All  $V_{PWR}$  pins must be connected together on the printed circuit board with as short as possible traces offering as low impedance as possible between pins.

 $V_{PWR}$  pins have an undervoltage threshold. If the supply voltage drops below a  $V_{PWR}$  undervoltage threshold, the output power stage switches to a tristate condition and the fault status flag is SET and the Fault Status pin voltage switched to a logic LOW. When the supply voltage returns to a level that is above the threshold, the power stage automatically resumes normal operation according to the established condition of the input pins and the fault status flag is automatically reset logic HIGH.

# Fault Status (FS)

This pin is the device fault status output. This output is an active LOW open drain structure requiring a pull-up resistor to 5.0 V. Refer to <u>Table 1. Truth Table</u>, page 14.

### IN1, IN2, D1, and $\overline{D2}$

These pins are input control pins used to control the outputs. These pins are 5.0 V CMOS-compatible inputs with hysteresis. The IN1 and IN2 independently control OUT1 and OUT2, respectively. D1 and  $\overline{\text{D2}}$  are complementary inputs used to tristate disable the H-Bridge outputs.

When either D1 or  $\overline{D2}$  is SET (D1 = logic HIGH or  $\overline{D2}$  = logic LOW) in the disable state, outputs OUT1 and OUT2 are both tristate disabled; however, the rest of the device circuitry is fully operational and the supply  $I_{PWR(standby)}$  current is reduced to a few milli-amperes. Refer to <u>Table 1, Truth Table</u>, and <u>STATIC ELECTRICAL CHARACTERISTICS</u> table.

### **OUT1 and OUT2**

These pins are the outputs of the H-Bridge with integrated free-wheeling diodes. The bridge output is controlled using the IN1, IN2, D1, and  $\overline{\text{D2}}$  inputs. The outputs have pulse width modulated (PWM) current limiting above 6.5 A. The outputs also have thermal shutdown (tristate latch-OFF) with hysteresis as well as short circuit latch-OFF protection.

A disable timer (time  $t_b$ ) incorporated to detect currents that are higher than current limit is activated at each output activation to facilitate hard short detection (see Figure 7).

### CCP

Charge pump output pin. A filter capacitor (up to 33 nF) can be connected from the  $C_{CP}$  pin and PGND. The device can operate without the external capacitor, although the  $C_{CP}$  capacitor helps to reduce noise and allows the device to perform at maximum speed, timing, and PWM frequency.

### EN

The EN pin is used to place the device in a sleep mode so as to consume very low currents. When the EN pin voltage is a logic LOW state, the device is in the sleep mode. The device is enabled and fully operational when the EN pin voltage is logic

HIGH. An internal pull-down resistor maintains the device in sleep mode in the event EN is driven through a high impedance I/O or an unpowered microcontroller, or the EN input becomes disconnected

### FB

The device has a feedback output (FB) for "real time" monitoring of H-Bridge high-side output currents to facilitate closed-loop operation for motor speed and torque control.

The FB pin provides current sensing feedback of the H-Bridge high-side drivers. When running in the forward or reverse direction, a ground referenced 1/375th (0.00266) of load current is output to this pin. Through the use of an external resistor to ground, the proportional feedback current can be converted to a proportional voltage equivalent and the controlling microcontroller can "read" the current proportional voltage with its analog-to-digital converter (ADC). This is intended to provide the user with motor current feedback for motor torque control. The accuracy is  $\pm 20\%$  at load currents <1.5 A and  $\pm 10\%$  at load currents >1.5 A.

If PWM-ing is implemented using the disable pin inputs (either D1 or  $\overline{D2}$ ), a small filter capacitor (<1.0  $\mu$ F) may be required in parallel with the external resistor to ground for fast spike suppression.

### PERFORMANCE FEATURES

### **Short Circuit or Overcurrent Protection**

If an output overcurrent condition is detected, the power outputs tristate (latch-OFF) independent of the input (IN1 and IN2) states, and the fault status output flag is SET logic LOW. If the D1 input changes from logic HIGH to logic LOW, or if the  $\overline{D2}$  input changes from logic LOW to logic HIGH, the output bridge will become operational again and the fault status flag will be reset (cleared) to a logic HIGH state.

The output stage will always switch into the mode defined by the input pins (IN1, IN2, D1, and  $\overline{D2}$ ), provided the device junction temperature is within the specified operating temperature range.

### **PWM Current Limiting**

The maximum current flow under normal operating conditions is limited to  $I_{MAX}$  (5.2 A to 7.8 A). When the maximum current value is reached, the output stages are tristated for a fixed time ( $t_a$ ) of 20  $\mu$ s typical. Depending on the time constant associated with the load characteristics, the output current decreases during the tristate duration until the next output ON cycle occurs (see Figures 7 and 10).

The PWM current limit threshold value is dependent upon the device junction temperature. When -40°C  $\leq$   $T_{J} \leq$  160°C,  $I_{MAX}$  is between 5.2 A to 7.8 A. When  $T_{J}$  exceeds 160°C, the  $I_{MAX}$  current decreases linearly down to 2.5 A typical at 175°C. Above 175°C the device overtemperature circuit detects  $T_{LIM}$  and overtemperature shutdown occurs (see Figure 5). This feature allows the device to remain operational for a longer time but at a regressing output performance level at junction temperatures above 160°C.

### Overtemperature Shutdown and Hysteresis

If an overtemperature condition occurs, the power outputs are tristated (latched-OFF) and the fault status flag is SET to logic LOW.

To reset from this condition, D1 must change from logic HIGH to logic LOW, or  $\overline{D2}$  must change from logic LOW to logic HIGH. When reset, the output stage switches ON again, provided that the junction temperature is now below the overtemperature threshold limit minus the hysteresis.

 $\mbox{\bf Note}\,$  Resetting from the fault condition will clear the fault status flag.

### **APPLICATIONS**

A typical application schematic is shown in Figure 16. For precision high-current applications in harsh, noisy

environments, the  $V_{\mbox{\scriptsize PWR}}$  by-pass capacitor may need to be substantially larger.



Figure 16. Typical Application Schematic

17

### **PACKAGE DIMENSIONS**





Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.

MOTOROLA and the Stylized M Logo are registered in the US Patent and Trademark Office. All other product or service names are the property of their respective owners.

© Motorola, Inc. 2003

### **HOW TO REACH US:**

**USA/EUROPE/LOCATIONS NOT LISTED:** Motorola Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-800-521-6274 or 480-768-2130

**JAPAN:** Motorola Japan Ltd.; SPS, Technical Information Center 3-20-1 Minami-Azabu. Minato-ku, Tokyo 106-8573, Japan 81-3-3440-3569

**ASIA/PACIFIC:** Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334

**HOME PAGE:** http://motorola.com/semiconductors



SUNSTAR 商斯达实业集团是集研发、生产、工程、销售、代理经销、技术咨询、信息服务等为一体的高科技企业,是专业高科技电子产品生产厂家,是具有 10 多年历史的专业电子元器件供应商,是中国最早和最大的仓储式连锁规模经营大型综合电子零部件代理分销商之一,是一家专业代理和分銷世界各大品牌 IC 芯片和電子元器件的连锁经营綜合性国际公司,专业经营进口、国产名厂名牌电子元件,型号、种类齐全。在香港、北京、深圳、上海、西安、成都等全国主要电子市场设有直属分公司和产品展示展销窗口门市部专卖店及代理分销商,已在全国范围内建成强大统一的供货和代理分销网络。 我们专业代理经销、开发生产电子元器件、集成电路、传感器、微波光电元器件、工控机/DOC/DOM 电子盘、专用电路、单片机开发、MCU/DSP/ARM/FPGA软件硬件、二极管、三极管、模块等,是您可靠的一站式现货配套供应商、方案提供商、部件功能模块开发配套商。商斯达实业公司拥有庞大的资料库,有数位毕业于著名高校——有中国电子工业摇篮之称的西安电子科技大学(西军电)并长期从事国防尖端科技研究的高级工程师为您精挑细选、量身订做各种高科技电子元器件,并解决各种技术问题。

更多产品请看本公司产品专用销售网站:

商斯达中国传感器科技信息网: http://www.sensor-ic.com/

商斯达工控安防网: http://www.pc-ps.net/

商斯达电子元器件网: http://www.sunstare.com/

商斯达微波光电产品网:HTTP://www.rfoe.net/

商斯达消费电子产品网://www.icasic.com/

商斯达实业科技产品网://www.sunstars.cn/

传感器销售热线:

地址:深圳市福田区福华路福庆街鸿图大厦 1602 室

电话: 0755-83370250 83376489 83376549 83607652 83370251 82500323

传真: 0755-83376182 (0) 13902971329 MSN: SUNS8888@hotmail.com

邮编: 518033 E-mail:szss20@163.com QQ: 195847376

深圳赛格展销部: 深圳华强北路赛格电子市场 2583 号 电话: 0755-83665529 25059422

技术支持: 0755-83394033 13501568376

欢迎索取免费详细资料、设计指南和光盘; 产品凡多,未能尽录,欢迎来电查询。

北京分公司:北京海淀区知春路 132 号中发电子大厦 3097 号

TEL: 010-81159046 82615020 13501189838 FAX: 010-62543996

上海分公司: 上海市北京东路 668 号上海賽格电子市场 2B35 号

TEL: 021-28311762 56703037 13701955389 FAX: 021-56703037

西安分公司: 西安高新开发区 20 所(中国电子科技集团导航技术研究所)

西安劳动南路 88 号电子商城二楼 D23 号

TEL: 029-81022619 13072977981 FAX:029-88789382